×

Memory array having selected word lines driven to an internally-generated boosted voltage that is substantially independent of VDD

DC
  • US 6,373,753 B1
  • Filed: 02/12/2000
  • Issued: 04/16/2002
  • Est. Priority Date: 02/13/1999
  • Status: Expired due to Term
First Claim
Patent Images

1. An integrated circuit comprising:

  • a memory array including a plurality of memory cells, each memory cell coupled to an associated one of a plurality of word lines within the memory array;

    a power supply terminal for receiving, relative to a ground potential, a power supply voltage operably coupled to the integrated circuit, by which voltage most circuits associated with the memory array are generally powered;

    a voltage generator circuit for generating, on an output node thereof, a substantially fixed boosted voltage having a regulated magnitude, relative to the ground potential, that is substantially independent of the power supply voltage, over at least an expected range of possible operating values for the power supply voltage; and

    a row decoder circuit coupled to receive the boosted voltage, for decoding a selected word line and driving the selected word line to the boosted voltage during a memory operation.

View all claims
  • 8 Assignments
Timeline View
Assignment View
    ×
    ×